# Computer Architecture Homework 8

Spring 2019, May

## 1 Virtual memory

1. What are three specific benefits of using virtual memory?

- Adding Disks to Hierarchy
- Simplifying Memory for Apps
- Protection Between Processes

2. What should happen to the TLB when a new value is loaded into the page table address register?

The valid bits of the TLB should all be set to 0. The page table entries in the TLB corresponded to the old page table, so none of them are valid once the page table address register points to a different page table.

3. A processor has 16-bit addresses, 256 byte pages, and an 8-entry fully associative TLB with LRU replacement (the LRU field is 3 bits and encodes the order in which pages were accessed, 0 being the most recent). At some time instant, the TLB for the current process is the initial state given in the table below. Assume that all current page table entries are in the initial TLB. Assume also that all pages can be read from and written to. Fill in the final state of the TLB according to the access pattern below

Free physical pages: 0x17, 0x18, 0x19

| Access pattern: |        |  |  |  |  |  |  |  |
|-----------------|--------|--|--|--|--|--|--|--|
| Read            | 0x11f0 |  |  |  |  |  |  |  |
| Write           | 0x1301 |  |  |  |  |  |  |  |
| Write           | 0x20ae |  |  |  |  |  |  |  |
| Write           | 0x2332 |  |  |  |  |  |  |  |
| Read            | 0x20ff |  |  |  |  |  |  |  |
| Write           | 0x3415 |  |  |  |  |  |  |  |

Read 0x11f0: hit, LRUs: 1,7,2,5,7,0,3,4Write 0x1301: miss, map VPN 0x13 to PPN 0x17, valid and dirty, LRUs: 2,0,3,6,7,1,4,5Write 0x20ae: hit, dirty, LRUs: 3,1,4,0,7,2,5,6Write 0x2332: miss, map VPN 0x23 to PPN 0x18, valid and dirty, LRUs: 4,2,5,1,0,3,6,7Read 0x20ff: hit, LRUs: 4,2,5,0,1,3,6,7Write 0x3415: miss and replace last entry, map VPN 0x34 to 0x19, dirty, LRUs, 5,3,6,1,2,4,7,0

Initial TLB:

Final TLB:

| VPN  | PPN  | Valid | Dirty | LRU |
|------|------|-------|-------|-----|
| 0x01 | 0x11 | 1     | 1     | 0   |
| 0x00 | 0x00 | 0     | 0     | 7   |
| 0x10 | 0x13 | 1     | 1     | 1   |
| 0x20 | 0x12 | 1     | 0     | 5   |
| 0x00 | 0x00 | 0     | 0     | 7   |
| 0x11 | 0x14 | 1     | 0     | 4   |
| 0xac | 0x15 | 1     | 1     | 2   |
| 0xff | 0x16 | 1     | 0     | 3   |

| VPN  | PPN  | Valid | Dirty | LRU |
|------|------|-------|-------|-----|
| 0x01 | 0x11 | 1     | 1     | 5   |
| 0x13 | 0x17 | 1     | 1     | 3   |
| 0x10 | 0x13 | 1     | 1     | 6   |
| 0x20 | 0x12 | 1     | 1     | 1   |
| 0x23 | 0x18 | 1     | 1     | 2   |
| 0x11 | 0x14 | 1     | 0     | 4   |
| 0xac | 0x15 | 1     | 1     | 7   |
| 0x34 | 0x19 | 1     | 1     | 0   |

# 2 Hamming ECC

Recall the basic structure of a Hamming code. Given bits  $1, \ldots, m$  the bit at position  $2^n$  is parity for all the bits with a 1 in position n. For example, the first bit is chosen such that the sum of all odd-numbered bits is even.

| Bit  | 1         | 2         | 3  | 4         | 5  | 6  | 7  | 8         | 9  | 10 | 11 | 12 | 13 | 14  | 15  |
|------|-----------|-----------|----|-----------|----|----|----|-----------|----|----|----|----|----|-----|-----|
| Data | <u>P1</u> | <u>P2</u> | D1 | <u>P4</u> | D2 | D3 | D4 | <u>P8</u> | D5 | D6 | D7 | D8 | D9 | D10 | D11 |
| P1   | Х         |           | Х  |           | Х  |    | Х  |           | Х  |    | Х  |    | Х  |     | Х   |
| P2   |           | Х         | Х  |           |    | Х  | Х  |           |    | Х  | Х  |    |    | Х   | Х   |
| P4   |           |           |    | Х         | Х  | Х  | Х  |           |    |    |    | Х  | Х  | Х   | Х   |
| P8   |           |           |    |           |    |    |    | Х         | Х  | Х  | Х  | Х  | Х  | Х   | Х   |

1. How many bits do we need to add to  $0011_2$  to allow single error correction?

#### Parity Bits: 3

2. Which locations in  $0011_2$  would parity bits be included? (Use P for parity bits)

### $\rm PP0P011_2$

3. Which bits does each parity bit cover in  $0011_2$ ?

Parity Bit #1: 1, 3, 5, 7 Parity Bit #2: 2, 3, 6, 7 Parity Bit #3: 4, 5, 6, 7

4. Write the completed coded representation for  $0011_2$  to enable single error correction.

 $1000011_{2}$ 

5. How can we enable an additional double error detection on top of this?

Add an additional parity bit over the entire sequence.

6. Find the original bits given the following Single-Error Correction (SEC) Hamming Code:  $0110111_2$ 

Parity group 1: error Parity group 2: okay Parity group 4: error Incorrect bit: 1 + 4 = 5, change bit 5 from 1 to 0:  $0110011_2$  $0110011_2 \rightarrow 1011_2$ 

7. Find the original bits given the following SEC Hamming Code:  $1001000_2$ 

```
Parity group 1: error
Parity group 2: okay
Parity group 4: error
Incorrect bit: 1 + 4 = 5, change bit 5 from 0 to 1: 1001100<sub>2</sub>
\underline{1001100_2} \rightarrow 0100_2
```

8. Find the original bits given the following SEC Hamming Code: 010011010000110<sub>2</sub>

Parity group 1: okay Parity group 2: error Parity group 4: okay Parity group 8: error Incorrect bit: 2 + 8 = 10, change bit 10 from 0 to 1: 0100110100110<sub>2</sub> <u>01001101010102</u>  $\rightarrow$  01100100110<sub>2</sub>

### 3 Availability

1. In this example, a Warehouse-Scale Computers (WSC) has 55,000 servers, and each server has four disks whose annual failure rate is 4%. How many disks will fail per hour?

 $\mathrm{MTTF} = \frac{55,000 \times 4 \times 4\%}{365 \times 24} = 1 \ \mathrm{hour}$ 

2. What is the availability of the system if it does not tolerate the failure? Assume that the time to repair a disk is 30 minutes.

Availability = 
$$\frac{\text{MTTF}}{\text{MTTF} + \text{MTTR}} = \frac{1}{1+0.5} = 66.7\%$$

- 3. Which of the following will decrease availability? Circle them.
  - A. decrease MTTF
  - B. increase MTTF
  - C. decrease MTBF
  - D. increase MTBF
  - E. decrease MTTR
  - F. increase MTTR

# 4 Memory Mapped I/O

Certain memory addresses correspond to registers in I/O devices and not normal memory

#### **0xFFFF0000** – Receiver Control:

LSB is the ready bit, there may be other bits set that we don't need right now

#### 0xFFFF0004 – Receiver Data:

Received data stored at lowest byte.

0xFFFF0008 - Transmitter Control:

LSB is the ready bit, there may be other bit set that we don't need right now.

#### 0xFFFF000C – Transmitter Data:

Transmitted data stored at lowest byte

Finish the RISC-V code to read a byte from the receiver and immediately send it to the transmitter.

- 1 lui t0 0xffff0
  2 receive\_wait:
  3 lw t1 0(t0)
  4 andi t1 t1 1
  5 beq t1 x0 receive\_wait
  6 lb t2 4(t0)
  7 transmit\_wait:
  8 lw t1 8(t0)
  9 andi t1 t1 1
  10 beq t1 x0 transmit\_wait
  11 sb t2 12(t0)
- # poll on ready of receiver
- # load data
- # poll on ready of transmitter
- # write to transmitter